# Verilog HDL: A solution for Everybody

**Pravin Zode** 

## Outline

- Structure of Verilog Program
- Ports, Signals, Operators
- Gate Level Primitives
- Continuous Signal Assignment
- Assignments with delay

## Structure of Verilog program



## Structure of Verilog program

All systems in Verilog are encapsulated inside a module

## **Port Definitions**

- The first item in a module is the definition of inputs and outputs (ports).
- Each port must have:
  - User-defined name (case-sensitive, must start with an alphabetic character).
  - Direction: input, output, or inout.
  - Type: Wires, Registers, or Integers (only these are synthesizable).
  - Multiple ports of the same type and direction can be listed on the same line, separated by commas.

#### **Port Definitions**



6

## Signal Declarations

- Internal signals are used for connections within a module.
- Signals must be declared before their first use in the module.
- Declaration format: Type (e.g., wire, reg, integer)
- User-defined name (case-sensitive, must start with an alphabetic character)
- Multiple signals of the same type can be declared on the same line, separated by commas.
- Synthesizable signal types:
  - net (e.g., wire, tri)
  - Reg
  - integer

<type> name;

## Signals and Systems



A new signal is not needed for these connections. The port names can be used to signify the connections instead. The port names A and B are used in two sub-systems. This is legal since they are named within the lower-level sub-systems. They are not connected to each other implicitly and there is no conflict.

Using the signal name n1 is legal here. The signal does not "see" the duplicate signal name "n1" within the System3 module because they are at different levels of hierarchy.

## **Operators**

- Verilog provides a variety of predefined operators for different operations.
- Operators are designed to work on specific data types (e.g., reg, wire, integer).
- Not all operators are synthesizable (some are for simulation purposes only).
- Understanding which operators are synthesizable is crucial for hardware design.

## **Operators**

#### Common categories of Verilog operators

- Arithmetic operators (+, -, \*, /, %)
- Bitwise operators (&, |, ^, ~)
- Logical operators (&&, ||,!)
- Relational operators (==, !=, >, <, >=, <=)</li>
- Shift operators (<<, >>)
- Reduction operators (&, |, ^, ~&, ~|, ~^)
- Concatenation and replication ({}, {{}})

10

## Assignment Operator

- Assignment Operator (=)
- Used to assign values to signals.
- Left-hand side (LHS) → Target signal.
- Right-hand side (RHS) → Input (can be signals, constants, or expressions).

```
Example :
F1 = A; // Assign signal A to F1
```

F2 = 8'hAA; // Assign 8-bit value 10101010 to F2

## **Continuous Assignment**

- Uses the assign keyword for continuous signal assignment
- LHS must be a net type (e.g., wire)
- RHS can contain nets, registers, constants, and operators.
- Models combinational logic: any change in RHS updates LHS immediately.
- Multiple assignments to the same net → Higher drive strength takes priority.

```
assign F1 = A; // F1 updates whenever A changes
assign F2 = 1'b0; // F2 is assigned constant 0
assign F3 = 4'hA; // F3 gets 4-bit hexadecimal value A (1010)
```

#### **Concurrent Execution**

- Each assign statement is executed simultaneously
- Synthesized as separate logic circuits
- Unlike traditional programming, Verilog does not execute assignments sequentially

```
assign X = A;
assign Y = B;
assign Z = C;
```

These assignments occur at the same time, like three separate wires.

## Bitwise Logical Operator

| Syntax   | Operation                                               |
|----------|---------------------------------------------------------|
| ~        | Negation                                                |
| &        | AND                                                     |
| I        | OR                                                      |
| ^        | XOR                                                     |
| ~^ or ^~ | XNOR                                                    |
| <<       | Logical shift left (fill empty LSB location with zero)  |
| >>       | Logical shift right (fill empty MSB location with zero) |

```
wire [3:0] A = 4'b1101;
wire [3:0] B = 4'b1010;
wire [3:0] X;
assign X = A \& B; // X = 1000 (Bitwise AND)
assign X = A \mid B; // X = 1111 (Bitwise OR)
assign X = A \land B; // X = 0111 (Bitwise XOR)
assign X = A \land B; // X = 0010 (Bitwise NOT)
```

## **Reduction Operator**

- Reduction operators perform a logical operation on all bits of a vector.
- The entire vector is treated as multiple inputs to a single logic operation.
- The result is always a single-bit output.

| Syntax   | Operation                                           |
|----------|-----------------------------------------------------|
| &        | AND all bits in the vector together (1-bit result)  |
| ~&       | NAND all bits in the vector together (1-bit result) |
| 1        | OR all bits in the vector together (1-bit result)   |
| ~        | NOR all bits in the vector together (1-bit result)  |
| ^        | XOR all bits in the vector together (1-bit result)  |
| ~^ or ^~ | XNOR all bits in the vector together (1-bit result) |

## **Boolean Logic Operators**

- Boolean logic operators return TRUE (1) or FALSE (0) based on a logical operation.
- Used in decision-making statements such as if, while, and case.
- Operate on single-bit inputs or evaluate entire expressions as Boolean conditions

| Syntax | Operation |
|--------|-----------|
| !      | Negation  |
| &&     | AND       |
| II     | OR        |

## **Relational Operators**

- Relational operators compare two values and return TRUE (1) or FALSE (0)
- Used in conditional statements like if, while, and case
- Operate on scalars and vectors, performing bitwise or numerical comparisons.

| Syntax        | Description           |
|---------------|-----------------------|
| ==            | Equality              |
| !=            | Inequality            |
| <             | Less than             |
| >             | Greater than          |
| <b>&lt;</b> = | Less than or equal    |
| >=            | Greater than or equal |

## **Conditional Operator**

- The conditional operator (?:) is a shorthand for if-else statements.
- Used for concise and readable assignments in combinational logic.

<target\_net> = <Boolean\_condition> ? <true\_assignment> : <false\_assignment>;

## **Concatenation Operator**

- Curly brackets {} are used to combine multiple signals into a single vector
- The target signal must have a bit width equal to the sum of the input signal sizes..

## **Replication Operator**

- The replication operator ({{}}) allows a vector to be repeated multiple times.
- Useful for extending bit-widths and pattern generation
- Replicates a vector multiple times, reducing redundant code
- Commonly used for zero-padding, sign extension, and test pattern generation.
- Can be combined with concatenation for flexible signal assignment

{<number\_of\_replications>{<vector\_name\_to\_be\_replicated>}}

## **Numerical Operator**

- Verilog supports several numerical operators for arithmetic operations.
- These operators work on integers, real numbers, and bitvector data types.

| Syntax | Operation                                                     |
|--------|---------------------------------------------------------------|
| +      | Addition                                                      |
| -      | Subtraction (when placed between arguments)                   |
| _      | 2's complement negation (when placed in front of an argument) |
| *      | Multiplication                                                |
| 1      | Division                                                      |
| %      | Modulus                                                       |
| **     | Raise to the power                                            |
| <<<    | Shift to the left, fill with zeros                            |
| <<<    | Shift to the right, fill with sign bit                        |

## **Operator Precedence**

- Operators with higher precedence execute first unless overridden by parentheses
- Always use parentheses () for clarity in complex expressions.
- Assignment (=) has the lowest precedence, ensuring other operations execute before assignment

| Operators     | Precedence   | Notes                           |
|---------------|--------------|---------------------------------|
| ! ~ + -       | Highest      | Bitwise/Unary                   |
| {} {{}}       |              | Concatenation/Replication       |
| 0             | $\downarrow$ | No operation, just parenthesis  |
| **            |              | Power                           |
| * / %         |              | Binary Multiply/Divide/Modulo   |
| + -           | $\downarrow$ | Binary Addition/Subtraction     |
| << >> <<< >>> |              | Shift Operators                 |
| < <= > >=     |              | Greater/Less than Comparisons   |
| == !=         | $\downarrow$ | Equality/Inequality Comparisons |
| & ~&          |              | AND/NAND Operators              |
| ۸ ~٨          |              | XOR/XNOR Operators              |
| ~             | $\downarrow$ | OR/NOR Operators                |
| &&            |              | Boolean AND                     |
|               |              | Boolean OR                      |
| ?:            | Lowest       | Conditional Operator            |

#### **Gate Level Primitive**

- Works well for small circuits with a limited number of gates
- Intuitive for designers familiar with digital logic design
- Requires manual instantiation and connection of individual gates

#### **Dataflow Modeling**

- Focuses on data movement and processing rather than individual gates.
- Describes circuits in terms of data flow between registers.
- Helps designers optimize the circuit more effectively.

## **Gate Level Primitive**



```
module example1 (x1, x2, s, f);
input x1, x2, s;
output f;

not (k, s);
and (g, k, x1);
and (h, s, x2);
or (f, g, h);
```

endmodule

#### **Gate Level Primitive**



$$g = x_1x_3 + x_2x_4$$
  

$$h = (x_1 + \overline{x}_3)(\overline{x}_2 + x_4)$$
  

$$f = g + h$$

```
module example2 (x1, x2, x3, x4, f, g, h);

input x1, x2, x3, x4;

output f, g, h;

and (z1, x1, x3);

and (z2, x2, x4);

or (g, z1, z2);

or (z3, x1, \simx3);

or (z4, \simx2, x4);

and (h, z3, z4);

or (f, g, h);
```

#### endmodule

## Continuous Assignment with Logical Operators



$$F = \sum_{A,B,C} (0,2,6) = A' \cdot B' \cdot C' + A' \cdot B \cdot C' + A \cdot B \cdot C'$$

| <u>A</u> | В | C | F |
|----------|---|---|---|
| 0        | 0 | 0 | 1 |
| 0        | 0 | 1 | 0 |
| 0        | 1 | 0 | 1 |
| 0        | 1 | 1 | 0 |
| 1        | 0 | 0 | 0 |
| 1        | 0 | 1 | 0 |
| 1        | 1 | 0 | 1 |
| 1        | 1 | 1 | 0 |



```
module SystemX (output wire F,
                input
                       wire A, B, C);
   wire An, Bn, Cn; // internal nets
   wire m0, m2, m6;
                               // Not's
   assign An = \sim A;
   assign Bn = ~B;
   assign Cn = ~C;
   assign m0 = An & Bn & Cn;
                              // AND's
   assign m2 = An & B & Cn;
   assign m6 = A & B & Cn;
                              // OR
   assign F = m0 \mid m2 \mid m6;
endmodule
```

26

#### One-Hot Decoder



$$\begin{array}{lll} \text{F0} &=& \sum_{A,B,C} (0) = \text{A'} \cdot \text{B'} \cdot \text{C'} \\ \text{F1} &=& \sum_{A,B,C} (1) = \text{A'} \cdot \text{B'} \cdot \text{C} \\ \text{F2} &=& \sum_{A,B,C} (2) = \text{A'} \cdot \text{B} \cdot \text{C'} \\ \text{F3} &=& \sum_{A,B,C} (3) = \text{A'} \cdot \text{B} \cdot \text{C} \\ \text{F4} &=& \sum_{A,B,C} (4) = \text{A} \cdot \text{B'} \cdot \text{C'} \\ \text{F5} &=& \sum_{A,B,C} (5) = \text{A} \cdot \text{B'} \cdot \text{C} \\ \text{F6} &=& \sum_{A,B,C} (6) = \text{A} \cdot \text{B} \cdot \text{C'} \\ \text{F7} &=& \sum_{A,B,C} (7) = \text{A} \cdot \text{B} \cdot \text{C} \end{array}$$

```
module decoder_lhot_3to8
  (output wire F0, F1, F2, F3, F4, F5, F6, F7,
   input wire A, B, C);

assign F0 = ~A & ~B & ~C;
  assign F1 = ~A & ~B & C;
  assign F2 = ~A & B & C;
  assign F3 = ~A & B & C;
  assign F4 = A & ~B & C;
  assign F5 = A & ~B & C;
  assign F6 = A & B & C;
  assign F7 = A & B & C;
```

## Exercise: 7 Segment Decoder



## Exercise: 7 Segment Decoder















## **Exercise: 7 Segment Decoder**



```
module decoder_7seg (output wire Fa, Fb, Fc, Fd, Fe, Ff, Fg, input wire A, B, C);

assign Fa = (~A & ~C) | (B) | (A & C);
assign Fb = (~B & ~C) | (~A) | (B & C);
assign Fc = (A) | (~B) | (C);
assign Fd = (~A & ~C) | (~A & B) | (B & ~C) | (A & ~B & C);
assign Fe = (~A & ~C) | (B & ~C);
assign Ff = (~B & ~C) | (A & ~B);
assign Fg = (~A & B) | (A & ~C) | (A & ~B);
endmodule
```

# Continuous Assignment with Conditional Operators

#### 2:1 Multiplexer



```
assign q = addr ? b : a;
```

```
module mux (
  input wire addr, // Address or control
signal
  input wire a, // Input a
  input wire b, // Input b
  output wire q // Output q
);
  // Conditional assignment
  assign q = addr ? b : a;
endmodule
```

## Continuous Assignment with Conditional Operators

Implement the following truth table using a <u>continuous</u> assignment with conditional operators.

```
module SystemX (output wire F, input wire A, B, C);

assign F = ((A == 1'b0) && (B == 1'b0) && (C == 1'b0)) ? 1'b1 : ((A == 1'b0) && (B == 1'b0) && (C == 1'b1)) ? 1'b0 : ((A == 1'b0) && (B == 1'b1) && (C == 1'b0)) ? 1'b1 : ((A == 1'b0) && (B == 1'b1) && (C == 1'b1)) ? 1'b0 : ((A == 1'b1) && (B == 1'b1) && (C == 1'b1)) ? 1'b0 : ((A == 1'b1) && (B == 1'b0) && (C == 1'b1)) ? 1'b0 : ((A == 1'b1) && (B == 1'b1) && (C == 1'b1)) ? 1'b1 : ((A == 1'b1) && (B == 1'b1) && (C == 1'b1)) ? 1'b1 : ((A == 1'b1) && (B == 1'b1) && (C == 1'b1)) ? 1'b0 : 1'b0;

endmodule
```

```
A B C F
0 0 0 1
0 0 1 0
0 1 0 1
0 1 1 0
1 0 0 0
1 0 1 0
1 1 0 1
1 1 0 1
```

```
module SystemX (output wire F, input wire A, B, C);

assign F = ((A == 1'b0) && (B == 1'b0) && (C == 1'b0)) ? 1'b1 : ((A == 1'b0) && (B == 1'b1) && (C == 1'b0)) ? 1'b1 : ((A == 1'b1) && (B == 1'b1) && (C == 1'b0)) ? 1'b1 : 1'b0;

endmodule
```

## **Exercise: Conditional Operators**

Implement the truth table using continuous assignment with conditional operator

```
F = C' \cdot (A' + B)
```

```
A B C F

0 0 0 1
0 0 1 0
0 1 0 1
0 1 0
1 0 0
1 0 1
1 0 1
1 1 0 1
1 1 0 1
1 1 0
```

```
module SystemX (output wire F, input wire A, B, C);

assign F = ( !C && (!A || B) ) ? l'bl : l'b0;
endmodule
```

## **Exercise: Conditional Operators**

3-to-8 One-Hot Decoder

| ABC   | F(7) | F(6) | F(5) | F(4) | F(3) | F(2) | F(1) | F(0) |
|-------|------|------|------|------|------|------|------|------|
| "000" | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| "001" | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |
| "010" | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    |
| "011" | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    |
| "100" | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    |
| "101" | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    |
| "110" | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    |
| "111" | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

```
module decoder_lhot_3to8 (output wire [7:0] F, input wire [2:0] ABC);

assign F = (ABC == 3'b000) ? 8'b0000_0001 : (ABC == 3'b001) ? 8'b0000_0010 : (ABC == 3'b010) ? 8'b0000_0100 : (ABC == 3'b101) ? 8'b0000_1000 : (ABC == 3'b100) ? 8'b0001_0000 : (ABC == 3'b101) ? 8'b0010_0000 : (ABC == 3'b110) ? 8'b0100_0000 : (ABC == 3'b111) ? 8'b1000_0000 : 8'bXXXX_XXXX;

endmodule
```

2-Apr-25 Pravin Zode 34

## Continuous Assignment with Delay

- Verilog allows modeling of gate delays in continuous assignments.
- The # symbol is used to specify delayed assignments.
- For combinational circuits, delays can be specified for:
  - > All transitions (single delay parameter).
  - Rising, falling, and high-impedance (Z) transitions separately (three parameters).
  - > Rising  $(0 \rightarrow 1)$  and falling  $(1 \rightarrow 0)$  transitions separately (two parameters).

## Continuous Assignment with Delay

- If only one delay is given, it applies to all transitions.
- If two delays are given:
  - First parameter → Rise time delay.
  - Second parameter → Fall time delay.
- If three delays are given:
  - First parameter → Rise time delay.
  - Second parameter → Fall time delay.
  - Third parameter  $\rightarrow$  Transition to Z (high-impedance state).
  - Parentheses are optional but recommended when specifying multiple delay parameters.

## Continuous Assignment with Delay

#### Example:

```
assign #1 F = A; // Delay of 1 on all transitions.
assign #(2,3) F = A; // Delay of 2 for rising transitions and 3 for falling.
assign #(2,3,4) F = A; // Delay of 2 for rising, 3 for falling, and 4 for off transition.
```

## Modeling Delay in Continuous Assignment

When using delay, it is typical to include the **'timescale** directive to provide the units of the delay being specified.



## Modeling Delay in Continuous Assignment



## Modeling Delay in Continuous Assignment

- Verilog allows modeling a range of delays selectable by a switch in the CAD compiler.
- There are three delay categories:
  - Minimum delay
  - Typical delay
  - Maximum delay
- The delays are separated by a colon (:) in the syntax.

```
assign \ \# (<min>:<typ>:<max>) < target_net> = <RHS_nets, operators, etc...>; assign \ \# (1:2:3) \qquad \qquad F = A; \ // \ Specifying \ a \ range \ of \ delays \ for \ all \ transitions. assign \ \# (1:1:2, 2:2:3) \qquad \qquad F = A; \ // \ Specifying \ a \ range \ of \ delays \ for \ rising/falling. assign \ \# (1:1:2, 2:2:3, 4:4:5) \qquad F = A; \ // \ Specifying \ a \ range \ of \ delays \ for \ each \ transition.
```

# Delay modeling for signal propagation

- Verilog provides two types of delay modeling for signal propagation:
  - Inertial Delay (default behavior/ Gate)
  - Transport Delay (Intreconnect/Wire)



pulse rejected if RC time constant > pulse duration

Inertial Delay (default behavior/ Gate)



Transport Delay ( Interconnect/Wire)

# Delay modeling for signal propagation

| Feature             | Inertial Delay                                                                          | Transport Delay                                                  |  |  |
|---------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|
| Definition          | Models real-world gate delays, filtering out short pulses.                              | Models ideal signal propagation without filtering glitches.      |  |  |
| Glitch Filtering    | Yes, short pulses are removed.                                                          | No, all transitions are propagated.                              |  |  |
| Stability Check     | Required – output changes only if input remains stable for at least the delay duration. | Not required – every input change is propagated after the delay. |  |  |
| Use Case            | Modeling logic gates and real-<br>world behavior.                                       | Modeling interconnect delays (wire delays).                      |  |  |
| Syntax              | assign #delay y = a & b;                                                                | assign y = #delay a & b;                                         |  |  |
| Behavior            | Short pulses are ignored if they are shorter than the delay.                            | Every change in the input is propagated after the delay.         |  |  |
| Default in Verilog? | Yes                                                                                     | No                                                               |  |  |
| Example             | assign #5 y = a;                                                                        | assign y = #5 a;                                                 |  |  |

# Example: Inertial (Default) Delay







Thank you!

**Happy Learning**